## @ Game Boy CPU (SM83) instruction set (JSON)

|    | x0                         | х1                         | x2                         | х3                         | х4                          | х5                          | х6                            | х7                         | ж8                                | х9                           | хА                         | хВ                         | хC                         | хD                         | хE                            | хF                         |
|----|----------------------------|----------------------------|----------------------------|----------------------------|-----------------------------|-----------------------------|-------------------------------|----------------------------|-----------------------------------|------------------------------|----------------------------|----------------------------|----------------------------|----------------------------|-------------------------------|----------------------------|
| 0× | NOP<br>1 4<br>             | LD BC, d16<br>3 12         | LD (BC), A<br>1 8          | INC BC<br>1 8              | INC B<br>1 4<br>Z 0 H -     | DEC B<br>1 4<br>Z 1 H -     | LD B, d8<br>2 8<br>           | RLCA<br>1 4<br>0 0 0 C     | LD (a16), SP<br>3 20<br>          | ADD HL, BC<br>1 8<br>- 0 H C | LD A, (BC)<br>1 8<br>      | DEC BC<br>1 8              | INC C<br>1 4<br>Z 0 H -    | DEC C<br>1 4<br>Z 1 H -    | LD C, d8<br>2 8<br>           | RRCA<br>1 4<br>0 0 0 C     |
| 1x | STOP d8<br>2 4<br>         | LD DE, d16<br>3 12<br>     | LD (DE), A<br>1 8<br>      | INC DE<br>1 8<br>          | INC D<br>1 4<br>Z 0 H -     | DEC D<br>1 4<br>Z 1 H -     | LD D, d8<br>2 8<br>           | RLA<br>1 4<br>0 0 0 C      | JR r8<br>2 12<br>                 | ADD HL, DE<br>1 8<br>- 0 H C | LD A, (DE)<br>1 8<br>      | DEC DE<br>1 8              | INC E<br>1 4<br>Z 0 H -    | DEC E<br>1 4<br>Z 1 H -    | LD E, d8<br>2 8<br>           | RRA<br>1 4<br>0 0 0 C      |
| 2x | JR NZ, r8<br>2 12/8<br>    | LD HL, d16<br>3 12<br>     | LD (HL+), A<br>1 8<br>     | INC HL<br>1 8<br>          | INC H<br>1 4<br>Z 0 H -     | DEC H<br>1 4<br>Z 1 H -     | LD H, d8<br>2 8<br>           | DAA<br>1 4<br>Z - 0 C      | JR Z, r8<br>2 12/8<br>            | ADD HL, HL<br>1 8<br>- 0 H C | LD A, (HL+)<br>1 8<br>     | DEC HL<br>1 8              | INC L<br>1 4<br>Z 0 H -    | DEC L<br>1 4<br>Z 1 H -    | LD L, d8<br>2 8<br>           | CPL<br>1 4<br>- 1 1 -      |
| 3x | JR NC, r8<br>2 12/8<br>    | LD SP, d16<br>3 12<br>     | LD (HL-), A<br>1 8<br>     | INC SP<br>1 8<br>          | INC (HL)<br>1 12<br>Z 0 H - | DEC (HL)<br>1 12<br>Z 1 H - | LD (HL), d8<br>2 12<br>       | SCF<br>1 4<br>- 0 0 1      | JR C, r8<br>2 12/8<br>            | ADD HL, SP<br>1 8<br>- 0 H C | LD A, (HL-)<br>1 8<br>     | DEC SP<br>1 8              | INC A<br>1 4<br>Z 0 H -    | DEC A<br>1 4<br>Z 1 H -    | LD A, d8<br>2 8<br>           | CCF<br>1 4<br>- 0 0 C      |
| 4x | LD B, B<br>1 4<br>         | LD B, C<br>1 4<br>         | LD B, D<br>1 4<br>         | LD B, E<br>1 4<br>         | LD B, H<br>1 4<br>          | LD B, L<br>1 4<br>          | LD B, (HL)<br>1 8<br>         | LD B, A<br>1 4<br>         | LD C, B<br>1 4<br>                | LD C, C<br>1 4<br>           | LD C, D<br>1 4<br>         | LD C, E<br>1 4<br>         | LD C, H<br>1 4<br>         | LD C, L<br>1 4<br>         | LD C, (HL)<br>1 8<br>         | LD C, A<br>1 4<br>         |
| 5x | LD D, B<br>1 4<br>         | LD D, C<br>1 4<br>         | LD D, D<br>1 4<br>         | LD D, E<br>1 4<br>         | LD D, H<br>1 4<br>          | LD D, L<br>1 4<br>          | LD D, (HL)<br>1 8<br>         | LD D, A<br>1 4<br>         | LD E, B<br>1 4<br>                | LD E, C<br>1 4<br>           | LD E, D<br>1 4<br>         | LD E, E<br>1 4<br>         | LD E, H<br>1 4<br>         | LD E, L<br>1 4<br>         | LD E, (HL)<br>1 8<br>         | LD E, A<br>1 4<br>         |
| 6х | LD H, B<br>1 4<br>         | LD H, C<br>1 4<br>         | LD H, D<br>1 4<br>         | LD H, E<br>1 4<br>         | LD H, H<br>1 4<br>          | LD H, L<br>1 4<br>          | LD H, (HL)<br>1 8<br>         | LD H, A<br>1 4<br>         | LD L, B<br>1 4<br>                | LD L, C<br>1 4<br>           | LD L, D<br>1 4<br>         | LD L, E<br>1 4<br>         | LD L, H<br>1 4<br>         | LD L, L<br>1 4<br>         | LD L, (HL)<br>1 8<br>         | LD L, A<br>1 4             |
| 7x | LD (HL), B<br>1 8<br>      | LD (HL), C<br>1 8<br>      | LD (HL), D<br>1 8<br>      | LD (HL), E<br>1 8<br>      | LD (HL), H<br>1 8<br>       | LD (HL), L<br>1 8<br>       | HALT<br>1 4<br>               | LD (HL), A<br>1 8          | LD A, B<br>1 4<br>                | LD A, C<br>1 4<br>           | LD A, D<br>1 4<br>         | LD A, E<br>1 4<br>         | LD A, H<br>1 4<br>         | LD A, L<br>1 4<br>         | LD A, (HL)<br>1 8<br>         | LD A, A<br>1 4             |
| 8x | ADD A, B<br>1 4<br>Z 0 H C | ADD A, C<br>1 4<br>Z 0 H C | ADD A, D<br>1 4<br>Z 0 H C | ADD A, E<br>1 4<br>Z 0 H C | ADD A, H<br>1 4<br>Z 0 H C  | ADD A, L<br>1 4<br>Z 0 H C  | ADD A, (HL)<br>1 8<br>Z 0 H C | ADD A, A<br>1 4<br>Z 0 H C | ADC A, B<br>1 4<br>Z 0 H C        | ADC A, C<br>1 4<br>Z 0 H C   | ADC A, D<br>1 4<br>Z 0 H C | ADC A, E<br>1 4<br>Z 0 H C | ADC A, H<br>1 4<br>Z 0 H C | ADC A, L<br>1 4<br>Z 0 H C | ADC A, (HL)<br>1 8<br>Z 0 H C | ADC A, A<br>1 4<br>Z 0 H C |
| 9x | SUB B<br>1 4<br>Z 1 H C    | SUB C<br>1 4<br>Z 1 H C    | SUB D<br>1 4<br>Z 1 H C    | SUB E<br>1 4<br>Z 1 H C    | SUB H<br>1 4<br>Z 1 H C     | SUB L<br>1 4<br>Z 1 H C     | SUB (HL)<br>1 8<br>Z 1 H C    | SUB A<br>1 4<br>1 1 0 0    | SBC A, B<br>1 4<br>Z 1 H C        | SBC A, C<br>1 4<br>Z 1 H C   | SBC A, D<br>1 4<br>Z 1 H C | SBC A, E<br>1 4<br>Z 1 H C | SBC A, H<br>1 4<br>Z 1 H C | SBC A, L<br>1 4<br>Z 1 H C | SBC A, (HL)<br>1 8<br>Z 1 H C | SBC A, A<br>1 4<br>Z 1 H - |
| Ax | AND B<br>1 4<br>Z 0 1 0    | AND C<br>1 4<br>Z 0 1 0    | AND D<br>1 4<br>Z 0 1 0    | AND E<br>1 4<br>Z 0 1 0    | AND H<br>1 4<br>Z 0 1 0     | AND L<br>1 4<br>Z 0 1 0     | AND (HL)<br>1 8<br>Z 0 1 0    | AND A<br>1 4<br>Z 0 1 0    | XOR B<br>1 4<br>Z 0 0 0           | XOR C<br>1 4<br>Z 0 0 0      | XOR D<br>1 4<br>Z 0 0 0    | XOR E<br>1 4<br>Z 0 0 0    | XOR H<br>1 4<br>Z 0 0 0    | XOR L<br>1 4<br>Z 0 0 0    | XOR (HL)<br>1 8<br>Z 0 0 0    | XOR A<br>1 4<br>1 0 0 0    |
| Вх | OR B<br>1 4<br>Z 0 0 0     | OR C<br>1 4<br>Z 0 0 0     | OR D<br>1 4<br>Z 0 0 0     | OR E<br>1 4<br>Z 0 0 0     | OR H<br>1 4<br>Z 0 0 0      | OR L<br>1 4<br>Z 0 0 0      | OR (HL)<br>1 8<br>Z 0 0 0     | OR A<br>1 4<br>Z 0 0 0     | CP B<br>1 4<br>Z 1 H C            | CP C<br>1 4<br>Z 1 H C       | CP D<br>1 4<br>Z 1 H C     | CP E<br>1 4<br>Z 1 H C     | CP H<br>1 4<br>Z 1 H C     | CP L<br>1 4<br>Z 1 H C     | CP (HL)<br>1 8<br>Z 1 H C     | CP A<br>1 4<br>1 1 0 0     |
| Cx | RET NZ<br>1 20/8<br>       | POP BC<br>1 12             | JP NZ, a16<br>3 16/12      | JP a16<br>3 16<br>         | CALL NZ, a16<br>3 24/12     | PUSH BC<br>1 16             | ADD A, d8<br>2 8<br>Z 0 H C   | RST 00H<br>1 16            | RET Z<br>1 20/8                   | RET<br>1 16                  | JP Z, a16<br>3 16/12       | PREFIX<br>1 4<br>          | CALL Z, a16<br>3 24/12     | CALL a16<br>3 24           | ADC A, d8<br>2 8<br>Z 0 H C   | RST 08H<br>1 16            |
| Dx | RET NC<br>1 20/8           | POP DE<br>1 12<br>         | JP NC, a16<br>3 16/12      | _                          | CALL NC, a16<br>3 24/12     | PUSH DE<br>1 16             | SUB d8<br>2 8<br>Z 1 H C      | RST 10H<br>1 16            | RET C<br>1 20/8                   | RETI<br>1 16                 | JP C, a16<br>3 16/12       | _                          | CALL C, a16<br>3 24/12     | _                          | SBC A, d8<br>2 8<br>Z 1 H C   | RST 18H<br>1 16            |
| Ex | LDH (a8), A<br>2 12<br>    | POP HL<br>1 12             | LD (C), A<br>1 8           | _                          | -                           | PUSH HL<br>1 16             | AND d8<br>2 8<br>Z 0 1 0      | RST 20H<br>1 16            | ADD SP, r8<br>2 16<br>0 0 H C     | JP HL<br>1 4                 | LD (a16), A<br>3 16<br>    | _                          | _                          | _                          | XOR d8<br>2 8<br>Z 0 0 0      | RST 28H<br>1 16            |
| Fx | LDH A, (a8)<br>2 12<br>    | POP AF<br>1 12<br>Z N H C  | LD A, (C)<br>1 8           | DI<br>1 4                  | -                           | PUSH AF<br>1 16             | OR d8<br>2 8<br>Z 0 0 0       | RST 30H<br>1 16            | LD HL, SP + r8<br>2 12<br>0 0 H C | LD SP, HL<br>1 8             | LD A, (a16)<br>3 16<br>    | EI<br>1 4<br>              | _                          | _                          | CP d8<br>2 8<br>Z 1 H C       | RST 38H<br>1 16            |

## Prefixed (\$CB \$xx)

|    |                 | Terrixed (4eb 4xx) |                     |                     |                     |                     |                         |                 |                 |                 |                 |                 |                     |                 |                         |                 |
|----|-----------------|--------------------|---------------------|---------------------|---------------------|---------------------|-------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|---------------------|-----------------|-------------------------|-----------------|
|    | ж0              | х1                 | x2                  | х3                  | х4                  | х5                  | х6                      | x7              | х8              | х9              | хA              | хВ              | хС                  | хD              | хE                      | хF              |
| 0x | RLC B           | RLC C              | RLC D               | RLC E               | RLC H               | RLC L               | RLC (HL)                | RLC A           | RRC B           | RRC C           | RRC D           | RRC E           | RRC H               | RRC L           | RRC (HL)                | RRC A           |
|    | 2 8             | 2 8                | 2 8                 | 2 8                 | 2 8                 | 2 8                 | 2 16                    | 2 8             | 2 8             | 2 8             | 2 8             | 2 8             | 2 8                 | 2 8             | 2 16                    | 2 8             |
|    | Z 0 0 C         | Z 0 0 C            | Z 0 0 C             | Z 0 0 C             | Z 0 0 C             | Z 0 0 C             | Z 0 0 C                 | Z 0 0 C         | Z 0 0 C         | Z 0 0 C         | Z 0 0 C         | Z 0 0 C         | Z 0 0 C             | Z 0 0 C         | Z 0 0 C                 | Z 0 0 C         |
| 1x | RL B            | RL C               | RL D                | RL E                | RL H                | RL L                | RL (HL)                 | RL A            | RR B            | RR C            | RR D            | RR E            | RR H                | RR L            | RR (HL)                 | RR A            |
|    | 2 8             | 2 8                | 2 8                 | 2 8                 | 2 8                 | 2 8                 | 2 16                    | 2 8             | 2 8             | 2 8             | 2 8             | 2 8             | 2 8                 | 2 8             | 2 16                    | 2 8             |
|    | Z 0 0 C         | Z 0 0 C            | Z 0 0 C             | Z 0 0 C             | Z 0 0 C             | Z 0 0 C             | Z 0 0 C                 | Z 0 0 C         | Z 0 0 C         | Z 0 0 C         | Z 0 0 C         | Z 0 0 C         | Z 0 0 C             | Z 0 0 C         | Z 0 0 C                 | Z 0 0 C         |
| 2x | SLA B           | SLA C              | SLA D               | SLA E               | SLA H               | SLA L               | SLA (HL)                | SLA A           | SRA B           | SRA C           | SRA D           | SRA E           | SRA H               | SRA L           | SRA (HL)                | SRA A           |
|    | 2 8             | 2 8                | 2 8                 | 2 8                 | 2 8                 | 2 8                 | 2 16                    | 2 8             | 2 8             | 2 8             | 2 8             | 2 8             | 2 8                 | 2 8             | 2 16                    | 2 8             |
|    | Z 0 0 C         | Z 0 0 C            | Z 0 0 C             | Z 0 0 C             | Z 0 0 C             | Z 0 0 C             | Z 0 0 C                 | Z 0 0 C         | Z 0 0 C         | Z 0 0 C         | Z 0 0 C         | Z 0 0 C         | Z 0 0 C             | Z 0 0 C         | Z 0 0 C                 | Z 0 0 C         |
| 3x | SWAP B          | SWAP C             | SWAP D              | SWAP E              | SWAP H              | SWAP L              | SWAP (HL)               | SWAP A          | SRL B           | SRL C           | SRL D           | SRL E           | SRL H               | SRL L           | SRL (HL)                | SRL A           |
|    | 2 8             | 2 8                | 2 8                 | 2 8                 | 2 8                 | 2 8                 | 2 16                    | 2 8             | 2 8             | 2 8             | 2 8             | 2 8             | 2 8                 | 2 8             | 2 16                    | 2 8             |
|    | Z 0 0 0         | Z 0 0 0            | Z 0 0 0             | Z 0 0 0             | Z 0 0 0             | Z 0 0 0             | Z 0 0 0                 | Z 0 0 0         | Z 0 0 C         | Z 0 0 C         | Z 0 0 C         | Z 0 0 C         | Z 0 0 C             | Z 0 0 C         | Z 0 0 C                 | Z 0 0 C         |
| 4x | BIT 0, B        | BIT 0, C           | BIT 0, D            | BIT 0, E            | BIT 0, H            | BIT 0, L            | BIT 0, (HL)             | BIT 0, A        | BIT 1, B        | BIT 1, C        | BIT 1, D        | BIT 1, E        | BIT 1, H            | BIT 1, L        | BIT 1, (HL)             | BIT 1, A        |
|    | 2 8             | 2 8                | 2 8                 | 2 8                 | 2 8                 | 2 8                 | 2 12                    | 2 8             | 2 8             | 2 8             | 2 8             | 2 8             | 2 8                 | 2 8             | 2 12                    | 2 8             |
|    | Z 0 1 -         | Z 0 1 -            | Z 0 1 -             | Z 0 1 -             | Z 0 1 -             | Z 0 1 -             | Z 0 1 -                 | Z 0 1 -         | Z 0 1 -         | Z 0 1 -         | Z 0 1 -         | Z 0 1 -         | Z 0 1 -             | Z 0 1 -         | Z 0 1 -                 | Z 0 1 -         |
| 5x | BIT 2, B        | BIT 2, C           | BIT 2, D            | BIT 2, E            | BIT 2, H            | BIT 2, L            | BIT 2, (HL)             | BIT 2, A        | BIT 3, B        | BIT 3, C        | BIT 3, D        | BIT 3, E        | BIT 3, H            | BIT 3, L        | BIT 3, (HL)             | BIT 3, A        |
|    | 2 8             | 2 8                | 2 8                 | 2 8                 | 2 8                 | 2 8                 | 2 12                    | 2 8             | 2 8             | 2 8             | 2 8             | 2 8             | 2 8                 | 2 8             | 2 12                    | 2 8             |
|    | Z 0 1 -         | Z 0 1 -            | Z 0 1 -             | Z 0 1 -             | Z 0 1 -             | Z 0 1 -             | Z 0 1 -                 | Z 0 1 -         | Z 0 1 -         | Z 0 1 -         | Z 0 1 -         | Z 0 1 -         | Z 0 1 -             | Z 0 1 -         | Z 0 1 -                 | Z 0 1 -         |
| 6x | BIT 4, B        | BIT 4, C           | BIT 4, D            | BIT 4, E            | BIT 4, H            | BIT 4, L            | BIT 4, (HL)             | BIT 4, A        | BIT 5, B        | BIT 5, C        | BIT 5, D        | BIT 5, E        | BIT 5, H            | BIT 5, L        | BIT 5, (HL)             | BIT 5, A        |
|    | 2 8             | 2 8                | 2 8                 | 2 8                 | 2 8                 | 2 8                 | 2 12                    | 2 8             | 2 8             | 2 8             | 2 8             | 2 8             | 2 8                 | 2 8             | 2 12                    | 2 8             |
|    | Z 0 1 -         | Z 0 1 -            | Z 0 1 -             | Z 0 1 -             | Z 0 1 -             | Z 0 1 -             | Z 0 1 -                 | Z 0 1 -         | Z 0 1 -         | Z 0 1 -         | Z 0 1 -         | Z 0 1 -         | Z 0 1 -             | Z 0 1 -         | Z 0 1 -                 | Z 0 1 -         |
| 7x | BIT 6, B        | BIT 6, C           | BIT 6, D            | BIT 6, E            | BIT 6, H            | BIT 6, L            | BIT 6, (HL)             | BIT 6, A        | BIT 7, B        | BIT 7, C        | BIT 7, D        | BIT 7, E        | BIT 7, H            | BIT 7, L        | BIT 7, (HL)             | BIT 7, A        |
|    | 2 8             | 2 8                | 2 8                 | 2 8                 | 2 8                 | 2 8                 | 2 12                    | 2 8             | 2 8             | 2 8             | 2 8             | 2 8             | 2 8                 | 2 8             | 2 12                    | 2 8             |
|    | Z 0 1 -         | Z 0 1 -            | Z 0 1 -             | Z 0 1 -             | Z 0 1 -             | Z 0 1 -             | Z 0 1 -                 | Z 0 1 -         | Z 0 1 -         | Z 0 1 -         | Z 0 1 -         | Z 0 1 -         | Z 0 1 -             | Z 0 1 -         | Z 0 1 -                 | Z 0 1 -         |
| 8x | RES 0, B<br>2 8 | RES 0, C<br>2 8    | RES 0, D<br>2 8<br> | RES 0, E<br>2 8<br> | RES 0, H<br>2 8<br> | RES 0, L<br>2 8     | RES 0, (HL)<br>2 16<br> | RES 0, A<br>2 8 | RES 1, B<br>2 8 | RES 1, C<br>2 8 | RES 1, D<br>2 8 | RES 1, E<br>2 8 | RES 1, H<br>2 8<br> | RES 1, L<br>2 8 | RES 1, (HL)<br>2 16<br> | RES 1, A<br>2 8 |
| 9x | RES 2, B<br>2 8 | RES 2, C<br>2 8    | RES 2, D<br>2 8     | RES 2, E<br>2 8     | RES 2, H<br>2 8<br> | RES 2, L<br>2 8     | RES 2, (HL)<br>2 16<br> | RES 2, A<br>2 8 | RES 3, B<br>2 8 | RES 3, C<br>2 8 | RES 3, D<br>2 8 | RES 3, E<br>2 8 | RES 3, H<br>2 8     | RES 3, L<br>2 8 | RES 3, (HL)<br>2 16<br> | RES 3, A<br>2 8 |
| Ax | RES 4, B<br>2 8 | RES 4, C<br>2 8    | RES 4, D<br>2 8     | RES 4, E<br>2 8     | RES 4, H<br>2 8     | RES 4, L<br>2 8     | RES 4, (HL)<br>2 16     | RES 4, A<br>2 8 | RES 5, B<br>2 8 | RES 5, C<br>2 8 | RES 5, D<br>2 8 | RES 5, E<br>2 8 | RES 5, H<br>2 8     | RES 5, L<br>2 8 | RES 5, (HL)<br>2 16<br> | RES 5, A<br>2 8 |
| Вх | RES 6, B<br>2 8 | RES 6, C<br>2 8    | RES 6, D<br>2 8<br> | RES 6, E<br>2 8     | RES 6, H<br>2 8<br> | RES 6, L<br>2 8<br> | RES 6, (HL)<br>2 16<br> | RES 6, A<br>2 8 | RES 7, B<br>2 8 | RES 7, C<br>2 8 | RES 7, D<br>2 8 | RES 7, E<br>2 8 | RES 7, H<br>2 8     | RES 7, L<br>2 8 | RES 7, (HL)<br>2 16<br> | RES 7, A<br>2 8 |
| Сх | SET 0, B<br>2 8 | SET 0, C<br>2 8    | SET 0, D<br>2 8     | SET 0, E<br>2 8     | SET 0, H<br>2 8     | SET 0, L<br>2 8     | SET 0, (HL)<br>2 16<br> | SET 0, A<br>2 8 | SET 1, B<br>2 8 | SET 1, C<br>2 8 | SET 1, D<br>2 8 | SET 1, E<br>2 8 | SET 1, H<br>2 8     | SET 1, L<br>2 8 | SET 1, (HL)<br>2 16<br> | SET 1, A<br>2 8 |
| Dx | SET 2, B<br>2 8 | SET 2, C<br>2 8    | SET 2, D<br>2 8     | SET 2, E<br>2 8     | SET 2, H<br>2 8     | SET 2, L<br>2 8     | SET 2, (HL)<br>2 16<br> | SET 2, A<br>2 8 | SET 3, B<br>2 8 | SET 3, C<br>2 8 | SET 3, D<br>2 8 | SET 3, E<br>2 8 | SET 3, H<br>2 8     | SET 3, L<br>2 8 | SET 3, (HL)<br>2 16<br> | SET 3, A<br>2 8 |
| Ex | SET 4, B<br>2 8 | SET 4, C<br>2 8    | SET 4, D<br>2 8     | SET 4, E<br>2 8     | SET 4, H<br>2 8     | SET 4, L<br>2 8     | SET 4, (HL)<br>2 16<br> | SET 4, A<br>2 8 | SET 5, B<br>2 8 | SET 5, C<br>2 8 | SET 5, D<br>2 8 | SET 5, E<br>2 8 | SET 5, H<br>2 8     | SET 5, L<br>2 8 | SET 5, (HL)<br>2 16<br> | SET 5, A<br>2 8 |
| Fx | SET 6, B        | SET 6, C           | SET 6, D            | SET 6, E            | SET 6, H            | SET 6, L            | SET 6, (HL)             | SET 6, A        | SET 7, B        | SET 7, C        | SET 7, D        | SET 7, E        | SET 7, H            | SET 7, L        | SET 7, (HL)             | SET 7, A        |
|    | 2 8             | 2 8                | 2 8                 | 2 8                 | 2 8                 | 2 8                 | 2 16                    | 2 8             | 2 8             | 2 8             | 2 8             | 2 8             | 2 8                 | 2 8             | 2 16                    | 2 8             |

Misc / control instructions

Jumps / calls

8-bit load instructions

16-bit load instructions

8-bit arithmetic / logical instructions

16-bit arithmetic / logical instructions 8-bit shift, rotate and bit instructions

Length in bytes →

INS reg ← Instruction mnemonic ← Duration in T-states\* Z N H C ← Flags affected

\*) Often instruction durations are given in "M-cycles" (machine cycles) instead of "Tstates" (system clock ticks) because each instruction takes a multiple of four T-states to complete, thus a NOP takes one M-cycle or four T-states to complete.

- Zero Flag

- Subtract Flag

- Half Carry Flag

- Carry Flag - The flag is reset

- The flag is set

- The flag is left untouched

If an operation has the flags defined as Z, N, H, or C, the corresponding flags are set as the operation performed dictates.

STOP: The opcode of this instruction is \$10, but it has to be followed by an additional byte that is ignored by the CPU (any value works, but normally \$00 is used).

The duration of conditional calls and returns is different when action is taken or not. This is indicated by two numbers separated by "/". The higher number (on the left side of "/") is the duration of the instruction when action is taken, the lower number (on the right side of "/") is the duration of the instruction when action is not taken.

d8 means immediate 8-bit data

d16 means immediate little-endian 16-bit data

means 8-bit unsigned data, which is added to \$FF00 in certain instructions (replacement for missing IN and OUT instructions)

a16 means little-endian 16-bit address

r8 means 8-bit signed data

LD A, (C) has the alternative mnemonic LD A, (\$FF00+C)

LD (C), A has the alternative mnemonic LD (\$FF00+C), A

LDH A, (a8) has the alternative mnemonic LD A, (\$FF00+a8)

LDH (a8), A has the alternative mnemonic LD (\$FF00+a8), A LD A, (HL+) has the alternative mnemonic LD A, (HLI) or LDI A, (HL)

LD (HL+), A has the alternative mnemonic LD (HLI), A or LDI (HL), A

LD A, (HL-) has the alternative mnemonic LD A, (HLD) or LDD A, (HL)

LD (HL-), A has the alternative mnemonic LD (HLD), A or LDD (HL), A

LD HL, SP+r8 has the alternative mnemonic LDHL SP, r8